# CMOS Gate Delays, Power, and Scaling

### GATE DELAYS

In the last lecture (Lec. 15) we calculated the gate delay for a symmetrical CMOS inverter with

 $V_{Tn} = |V_{Tp}| = V_{T}, C_{o xn}^* = C_{o xp}^* = C_{o x}^*, and K_n = K_p,$ 

in which both the n- and p-channel devices were minimum gate length devices, i.e.,  $L_n = L_p = L_{min}$ . The pchannel device was made twice as wide as the n-channel device to get the desired K equality, because we assumed  $\mu_e = 2 \mu_h$ .

We found that the gate delay was given by:

$$\tau_{\rm GD} \approx \frac{4 \, C_L \, V_{\rm DD}}{K_{\rm n} (V_{\rm DD} - V_{\rm T})^2}$$

Replacing  $C_L$  and  $K_n$ , to write this in terms of the device dimensions, we found after a bit of simple algebra:

$$\tau_{\text{GD}} \approx \frac{12 \text{ n}}{\mu_{\text{e}}} \text{ } L_{\text{m in}}^2 \frac{\text{V}_{\text{DD}}}{(\text{V}_{\text{DD}} - \text{V}_{\text{T}})^2}$$

#### POWER

There is zero static power in CMOS so the only contribution is the dynamic power

$$P_{ave} = C_L V_D^2 D_D f$$

where f is the operating frequency and  $C_L$  is the loading capacitance. This load will be the average fan-out, n, times the input capacitance of a similar CMOS gate, plus any parasitic interconnect capacitance:

 $C_{L} = n C_{o x}^{*} (L_{min} W_{n} + L_{min} W_{p}) + C_{parasitic}$ 

$$= 3 n C_{0 x}^* L_{min} W_n + C_{parasitic}$$

Neglecting C<sub>parasitic</sub>, we can write

$$P_{ave} = 3 n C_{o x}^* L_{min} W_n V_{D D}^2 f$$

#### MAXIMUM POWER

The maximum power dissipation will occur when the gate is operated at its maximum frequency (bit rate), which is in turn proportional to  $1/\tau_{GD}$ . Thus we can say

$$P_{\text{ave max}} \propto 3 \text{ n } C_{\text{o} x}^* L_{\text{min}} W_n V_D^2 \frac{1}{\tau_{\text{GD}}}$$
$$= \frac{1}{4} \frac{W_n}{L_{\text{min}}} \mu_e C_{\text{o} x}^* V_{\text{DD}} (V_{\text{DD}} - V_T)^2$$
$$= \frac{1}{4} K_n V_{\text{DD}} (V_{\text{DD}} - V_T)^2$$

The importance of keeping  $V_{DD}$  small is quite evident from this expression, but the situation is not black and white because making  $V_{DD}$  small makes  $\tau_{GD}$  large; the same is true of making  $K_n$  small. The whole problem of what to reduce how while maintaining high performance and not frying the IC chips is a complex one and has led to the development of rules for scaling dimensions and voltages; we will discuss scaling rules after first looking at one more important parameter, the maximum average power dissipation per unit area.

#### POWER DISSIPATION PER UNIT AREA

In many situations the power dissipation per unit area is more important than the total power dissipation. To estimate how this factor varies with the device dimensions we make the assumption that the density of devices in an integrated circuit increases inversely with the gate area,  $W_nL_{min}$ . We have:

$$P_{\text{density max}} \propto \frac{P_{\text{ave max}}}{W_n L_{\text{min}}} \propto \frac{\mu_e C_{\text{ox}}^*}{4 L_{\text{min}}^2} V_{\text{DD}} (V_{\text{DD}} - V_T)^2$$

#### SCALING RULES

We in general want to simultaneously reduce gate delays, decrease power dissipation, and increase packing density, while not exceeding a certain power density. The place we start is with a reduction of the gate length, but we quickly find we must do more than that or we get into trouble.

For example, as the gate length is reduced, the oxide thicknesses and the junction depths (of the sources and drains) must be reduced proportionally to obtain good transistor characteristics. One is essentially maintaining a long, thin geometry consistent with the gradual channel approximation, and this turns out to be just what is needed to get good saturation (flat curves; small  $g_0$ ) of the device output (i<sub>D</sub> vs v<sub>DS</sub>) characteristics. Thus, if we reduce the minimum gate length, L<sub>min</sub>, by a factor of s, we will also want to reduce the gate oxide, t<sub>ox</sub>, by the same factor. To increase the packing density futher, we also reduce the gate width, *W*, by the same factor:

$$L_{min} \rightarrow L_{min}/s$$
$$W \rightarrow W/s$$
$$t_{ox} \rightarrow t_{ox}/s$$

With these changes we find that our gate delay, average power, device density, and power density change as follows:

$$\tau_{GD} \rightarrow \tau_{GD}/s^2$$

## $P_{ave} \rightarrow s P_{ave}$

## Device Density $\rightarrow$ s<sup>2</sup> Device Density

 $P_{density max} \rightarrow s^3 P_{density max}$ 

Clearly this is a formula for disaster because the power density will increase dramatically if we only scale dimensions. We either have to develop much better ways to get the heat out of an IC chip and package, so we can tolerate a higher power density, or we have to change more than the dimensions. Packaging and heat sinking have been improved, to be sure, but the big gain comes from scaling the voltages as well as the dimensions. If we scale the supply and threshold voltages as follows:

$$V_{DD} \rightarrow V_{DD}/s$$
  
 $V_T \rightarrow V_T/s$ 

then we find:

 $\tau_{GD} \rightarrow \tau_{GD}/s$   $P_{ave} \rightarrow P_{ave}/s^2$ 

Device Density  $\rightarrow$  s<sup>2</sup> Device Density

 $P_{density max} \rightarrow P_{density max}$ 

This is clearly a much better situation. At the same time it must be noted that it is not as easy to scale the voltages as it might at first seem and it has taken longer to do so than it has to reduce dimensions because of a number of factors. The control over the threshold voltage must be improved which places more demands on the process line, and the noise margins decrease by a factor 1/s so noise sources on the chip must be reduced. Also, supply voltages are not totally arbitrary since they must be tied to standard battery cells, which come in increments of roughly 1 Volt (they range from 1.1 to 0.9 V over their use-

ful lifetime). Early bipolar and MOSFET logic used  $V_{DD}$ 's of 5 V, but this has recently been reduced to 3, 2, and, even, 1 V.

Scaling examples:

| Intel Families                           |            |            |                |  |  |
|------------------------------------------|------------|------------|----------------|--|--|
| <u>Parameter</u>                         | <u>386</u> | <u>486</u> | <u>Pentium</u> |  |  |
| Scaling factor, s                        | 1          | 2          | 3              |  |  |
| L <sub>min</sub> (µm)                    | 1.5        | 0.75       | 0.5            |  |  |
| $w_n (\mu m)$                            | 10         | 5          | 3              |  |  |
| t <sub>ox</sub> (nm)                     | 30         | 15         | 9              |  |  |
| V <sub>DD</sub> (V)                      | 5          | 3.3        | 2.2            |  |  |
| V <sub>T</sub> (V)                       | 1          | -          | -              |  |  |
| Fan out                                  | 3          | 3          | 3              |  |  |
| K ( $\mu$ A/V <sup>2</sup> )             | 230        | 450        | 600            |  |  |
| t (ps)                                   | 840        | 400        | 250            |  |  |
| f <sub>max</sub> (MHz)                   | 29         | 50         | 100            |  |  |
| $P_{ave}/gate (\mu W)$                   | 92         | 23         | 10             |  |  |
| Density<br>(kgates/cm²@<br>20 W/cm² max) | 220        | 880        | 2,000          |  |  |

Sources: Professsor Jesus del Alamo and Intel

## **Intel Pentium Families**

| <u>Parameter</u>            | <u>486</u> | Pentium generations |        |        |
|-----------------------------|------------|---------------------|--------|--------|
| L <sub>min</sub> (µm)       | 1.0        | 0.8                 | 0.5    | 0.35   |
| Scaling factor, s           | -          | 1                   | 1.6    | 2.3    |
| SRAM Cell<br>Area (µm²)     | -          | 111                 | 44     | 21     |
| Die size (mm <sup>2</sup> ) | 170        | 295                 | 163    | 91     |
| f <sub>max</sub> (MHz)      | 38         | 66                  | 100    | 200    |
| t <sub>ox</sub> (nm)        | 20         | 10                  | 8      | 6      |
| Metal layers                | 2          | 3                   | 4      | 4      |
| Planarization               | SOG        | CMP                 | CMP    | CMP    |
| Poly type                   | n          | n, p                | n, p   | n, p   |
| Transistors                 | CMOS       | BiCMOS              | BiCMOS | BiCMOS |

Source: Dr. Leon D. Yau, Intel, MIT VLSI Seminar, Cambridge, MA, Oct. 8, 1996. (This table is meant to illustrate the trend; see the companion posting for data from 2000.) 6.012 Microelectronic Devices and Circuits Fall 2009

For information about citing these materials or our Terms of Use, visit: http://ocw.mit.edu/terms.