### 6.777J/2.372J Design and Fabrication of Microelectromechanical Devices Spring Term 2007

Massachusetts Institute of Technology

#### In-Class Design Exercise

#### April 25, 2007

Accelerometers are starting to be deployed for consumer applications such as cell phones. Accelerometers in this market do not need high precision or accuracy, but they must occupy a small-volume, low-profile package. Below is a simplified schematic for the accelerometer that we will consider in this exercise. You'll later find out that they are fancier than this, but for now, this is quite challenging enough.



Image by MIT OpenCourseWare.

#### Specifications

- Area of capacitive fingers: 100,000 μm<sup>2</sup>
- Mass of proof mass:  $3 \mu g (\rho_{Si}=2300 \text{ kg/m}^3)$
- Max area of system: 15 mm<sup>2</sup>
- Max height: 2.0 mm
- Number of bond pads: 4
- On-chip bond pad size: 50 µm x 50 µm (unless using CSP, in which case use those dimensions)
- Spacing between on-chip bond pads: 50 µm (unless using CSP)
- Packaged device must withstand reflow temperatures for flip chip mounting of packaged device.
- Packaged in vacuum.
- Electrical connection from proof mass fingers to 4 bond pads.

Your task is to design a fabrication process flow and a package process to create an accelerometer that meets the above specs. You should determine the important dimensions of your device and package. You're free to use bulk micromachining or surface micromachining, to start your packaging at the wafer scale or not, etc. You need to consider everything: when the wafer is diced, when the proof mass is released, attachment into the package, etc. Be sure to think about unintended interactions, such as thermal mismatch. Make sure that you meet the specs above; within those constraints, your goal is to come up with the smallest packaged device that can be mounted on a circuit board.

## **Packaging options**

## Wafer-level chip-scale packaging (CSP)

Image removed due to copyright restrictions.

- Hermetic: Dictated by chip.
- Package thickness: Equal to chip thickness  $+ 100 \mu m$  for solder bumps.
- Maximum chip thickness: none
- Note: solder bumps are applied at the wafer level. The wafer must be able to withstand electroplating of a 5 µm Cu seed layer onto the pads, screen printing a solder paste, and then reflowing the paste at 225 °C to form bumps.
- Dimensions:



## Leadless ceramic chip carrier (LCCC)

Image removed due to copyright restrictions.

- Hermetic: Yes.
- Package thickness: 1.8 mm
- Maximum chip thickness: 800 μm
- Dimensions:



Cite as: Carol Livermore and Joel Voldman, course materials for 6.777J / 2.372J Design and Fabrication of Microelectromechanical Devices, Spring 2007. MIT OpenCourseWare (http://ocw.mit.edu/), Massachusetts Institute of Technology. Downloaded on [DD Month YYYY].

# Dual flat no-lead package (DFN)

Image removed due to copyright restrictions.

Hermetic: No. Package thickness: 0.9 mm Maximum chip thickness: 350 µm Dimensions:



|        | (mm)       |
|--------|------------|
| a,b    | 0.5        |
| С      | ≥1.0       |
| d      | ≥1.5       |
| е      | ≥0.5       |
| f      | 0.8        |
| g      | 0.9        |
| f<br>g | 0.8<br>0.9 |

Cite as: Carol Livermore and Joel Voldman, course materials for 6.777J / 2.372J Design and Fabrication of Microelectromechanical Devices, Spring 2007. MIT OpenCourseWare (http://ocw.mit.edu/), Massachusetts Institute of Technology. Downloaded on [DD Month YYYY].